Wireless SoC Design Verification Engineer

Apple
Cupertino, CA Full Time
POSTED ON 8/22/2024 CLOSED ON 9/3/2024

What are the responsibilities and job description for the Wireless SoC Design Verification Engineer position at Apple?

Summary

Posted: Mar 23, 2023

Role Number:200470993

As part of our team, you will have the opportunity to take the lead on and contribute to verifying a set of complex SOCs. This team will allow you to integrate multiple sophisticated IP level DV environments, craft highly reusable best-in-class UVM TB, implement effective coverage driven and directed test cases, deploy new tools and implement methodologies to improve quality of tape-out readiness. By collaborating with other product development groups across Apple, you can push the industry boundaries of what wireless systems can do and improve the product experience for our customers across the world! You will be able to learn all aspects of a large scale SOC, different types of SOC architecture, many high speed layered protocols, industry's standard methodologies on low power architecture, best in class DV methodology, verification on accelerated platforms, knowledge on Wireless protocol, FW-HW interactions, complexities of multi-chip SOC debug architecture, etc. As a Design Verification Engineer on our team, you'll be at the center of the verification effort within our silicon design group responsible for crafting and productizing state of the art Wireless SoCs! This position requires someone comfortable with all areas of SoC design verification engineering. Someone that thrives in a dynamic multi-functional organization, is not afraid to debate ideas openly, and is flexible enough to pivot on constantly evolving requirements.

Description

- Understand details of High Efficiency SOC Architecture, standard SOC peripherals such as SPI, I2C, UART, Timer, DMA, memory management schemes, low power spec, multi-processor systems, DDR, PCIe , Memory Controller Subsystems, USB, PLL, power up, Secured Boot schemes. - Create coverage driven verification plans from specifications, review and refine to achieve coverage targets. - Architect UVM based highly reusable test benches and integrate complex multi-instance VIPs, sub-system test benches and test suites to SOC level. - Achieve targeted coverage, work with design, architecture, SW, FW and external IP delivery teams to efficiently integrate and verify overall SOC design. - Work closely with DV methodology architects to improve verification flow.

Key Qualifications

  • Dedicated/hands-on ASIC DV experience
  • Advanced knowledge of HVL methodology (UVM/OVM) with most recent experience in UVM
  • Some experience with formal verification is a plus
  • Proven track record of working full ASIC cycle from concept to tape-out to bring-up
  • Experience taping out large SOC systems with embedded processor cores
  • Hands-on verification experience of PCIe, Bus Fabric, NOC, AHB, AXI, based bus architecture in UVM environment.
  • In-depth knowledge and experience working with low power design, UPF integration, boot-up, power-cycling, HW/FW interaction verification
  • Low Power Verification experience is a plus
  • Should be a great teammate with excellent communication and problem-solving skills and the desire to seek diverse challenges


Education & Experience

BS 10 years of relevant experience required.

Additional Requirements

Pay & Benefits

    At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $175,800 and $312,200, and your base pay will depend on your skills, qualifications, experience, and location.

    Apple employees also have the opportunity to become an Apple shareholder through participation in Apple's discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple's Employee Stock Purchase Plan. You'll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses - including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits.

    Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.



More

  • Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.

 

Salary : $175,800 - $312,200

Wireless SoC Design Engineer
Apple -
Sunnyvale, CA
SOC / IP Design Verification Engineer
Advanced Micro Devices, Inc -
San Jose, CA
ASIC/SoC Design Verification Engineer
IntelliPro Group Inc. -
Fremont, CA

For Employer
Looking for Real-time Job Posting Salary Data?
Keep a pulse on the job market with advanced job matching technology.
If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Wireless SoC Design Verification Engineer?

Sign up to receive alerts about other jobs on the Wireless SoC Design Verification Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$74,641 - $90,661
Income Estimation: 
$86,614 - $105,832
Income Estimation: 
$104,466 - $127,611
Income Estimation: 
$136,246 - $162,953
Income Estimation: 
$134,834 - $163,120
Income Estimation: 
$131,311 - $158,348
Income Estimation: 
$150,450 - $180,628

Sign up to receive alerts about other jobs with skills like those required for the Wireless SoC Design Verification Engineer.

Click the checkbox next to the jobs that you are interested in.

  • Architecture Skill

    • Income Estimation: $92,123 - $117,302
    • Income Estimation: $126,259 - $158,612
  • Building Codes and Regulations Skill

    • Income Estimation: $67,389 - $87,584
    • Income Estimation: $67,146 - $92,608
This job has expired.
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Apple

Apple
Hired Organization Address Fargo, ND Full Time
Summary Posted: Sep 3, 2024 Weekly Hours: 40 Role Number: 200539218 Imagine what you could do here. The people here at A...
Apple
Hired Organization Address West Jordan, UT Full Time
Summary Posted: Sep 3, 2024 Weekly Hours: 40 Role Number: 200539352 Imagine what you could do here. The people here at A...
Apple
Hired Organization Address Beaverton, OR Full Time
Summary Posted: Oct 2, 2024 Role Number: 200571110 Imagine what you could do here. At Apple, new ideas have a way of bec...
Apple
Hired Organization Address Beaverton, OR Full Time
Summary Posted: Sep 5, 2024 Role Number: 200566477 Do you love creating elegant solutions to highly complex challenges? ...

Not the job you're looking for? Here are some other Wireless SoC Design Verification Engineer jobs in the Cupertino, CA area that may be a better fit.

SOC DESIGN VERIFICATION ENGINEER

Esperanto.ai, Mountain View, CA