FPGA Digital Design Engineer II

Lafayette, CO Contractor | Full Time
POSTED ON 5/9/2024

Duration:0-12 month(s)

Description/Comment:

Title:
FPGA Digital Design Engineer II

Location:
Lafayette, CO, 80026

Duration:
3 Months Temp to Hire





What are the main functions of this role?: This role will be a technical contributor with the focus on digital design of complex Field Programmable Gate Array (FPGA) designs used in space applications. This exciting position will be focused on FPGA design tasks, but may include FPGA verification tasks, depending on candidate’s interest and experience.
Required Skill Sets:
o BS degree or higher in Electrical Engineering and 4 years detailed electronics design experience with at least 4 years of FPGA design experience (verification experience is a plus)
o Experience with design trades, design concept discussions, system specifications, system analyses and failure reporting.
o Exceptional written communication skills, strong presentation skills and the ability to contribute to technical group discussions and conversations with customers and team members
o Engineers who are interested in working on a small team of enthusiastic technical experts are encouraged to apply. This opportunity includes close mentorship with a technical expert
o Familiarity with clock domain crossing (CDC) tools and FPGA design pitfalls is nice to have.
o Familiar with AXI based design, DMA, and scripting tools.
o Experience with interpreting schematics, using schematic capture tools, and digital board design is a plus.
o Experience with embedded processor-based electronics architecture.
o Strong interpersonal and self-leadership skills. We have a great team! Blue Canyon values people skills and technical competence working together.
o Related technical experience may be considered in lieu of education.
Desired Skill Sets:
o Works independently and with limited supervision to generate FPGA designs based on detailed design requirements using primarily VHDL
o Design and verify margin, compliance, and fault robustness of high-speed serial interfaces such as 10 Mb /100Mb/1Gb Ethernet, SpaceWire and LVDS interfaces using simulation methods such as UVM, OVM, or a functional test bench (module and system level)
o Capture requirements, create state diagrams, timing diagrams, and other design documentation as required by the design process
o Design robust Finite State Machines (FSMs) and interface logic
o Generate FPGA test vectors and simulation test benches, executing them in a verification environment such as ModelSim or QuestaSim
o Develop constraints for and synthesize FPGA designs using Client, Libero, Libero SoC, and Vivado tool suites
o Capable of chip-level and board-level debug in the lab with a variety of test equipment with supervision as needed
o Communicates design detail, issues, and concerns effectively in verbal and written form.
o We value enthusiasm and dedication toward developing highly integrated CubeSat and Blue Canyon Technologies FPGA design solutions and products
o Other responsibilities as assigned.
Years of Experience Required (if any): 4 or more
Education Level Required: BS or higher
How will the contractor’s success be measured?: the contractor will be paired with a Lead EE who will provide feedback to both the contractor and the Dir. Of EE regarding said performance.

If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

Sign up to receive alerts about other jobs that are on the FPGA Digital Design Engineer II career path.

Click the checkbox next to the jobs that you are interested in.

Income Estimation: 
$73,945 - $89,376
Income Estimation: 
$102,174 - $123,271
Income Estimation: 
$131,645 - $153,634
Income Estimation: 
$170,677 - $192,458

Sign up to receive alerts about other jobs with skills like those required for the FPGA Digital Design Engineer II.

Click the checkbox next to the jobs that you are interested in.

  • Architecture Skill

    • Income Estimation: $100,485 - $142,568
    • Income Estimation: $123,881 - $184,164
  • Building Codes and Regulations Skill

    • Income Estimation: $90,445 - $117,819
    • Income Estimation: $91,496 - $142,557
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at LanceSoft Inc

LanceSoft Inc
Hired Organization Address Cheyenne, WY Contractor
LanceSoft is hiring ONCOLOGY RN of the facilities located Cheyenne, WY below are the details: Job Title: ONCOLOGY RN Job...
LanceSoft Inc
Hired Organization Address Sioux Falls, SD Contractor
Job Summary This position provides care to assigned residents in a caring, safe and efficient manner and is responsible ...
LanceSoft Inc
Hired Organization Address Warwick, RI Contractor
Position: RN|LPN Location: Warwick, RI 02886 Shift: 11.00 PM to 7.30 AM Duration: 11 Weeks Contract Guarantee 40 RN|LPN ...
LanceSoft Inc
Hired Organization Address Warwick, RI Contractor
LanceSoft is hiring ED RN of the facilities located Warwick, RI below are the details: Job Title: ED RN Job Location: Wa...

Not the job you're looking for? Here are some other FPGA Digital Design Engineer II jobs in the Lafayette, CO area that may be a better fit.

FPGA Digital Design Engineer II

Blue Canyon Technologies, Lafayette, CO

FPGA Digital Design Engineer

Indotronix International Corp, Lafayette, CO