Job Posting for Sr. FPGA Digital Design Engineer at LanceSoft Inc
Title: Sr. FPGA Digital Design Engineer Location: Lafayette CO Duration: 12 Months (Temp to Perm)
Job Description: The Senior FPGA Digital Design Engineer will be a technical contributor with the focus on digital design of complex Field Programmable Gate Array (FPGA) designs used in space applications.
This exciting position will be focused on FPGA design tasks, but may include FPGA verification tasks, depending on candidate’s interest and experience.
Required Skill Sets:
BS degree or higher in Electrical Engineering and 7 years detailed electronics design experience with at least 5 years of FPGA design experience (verification experience is a plus).
Experience with design trades, design concept discussions, system specifications, system analyses and failure reporting.
Exceptional written communication skills, strong presentation skills and the ability to contribute to technical group discussions and conversations with customers and team members.
Engineers who are interested in working on a small team of enthusiastic technical experts are encouraged to apply. This opportunity includes close mentorship with a technical expert.
Familiarity with clock domain crossing (CDC) tools and FPGA design pitfalls is nice to have.
Familiar with AXI based design, DMA, and scripting tools.
Experience with embedded processor-based electronics architecture.
Strong interpersonal and self-leadership skills. We have a great team! Blue Canyon values people skills and technical competence working together.
Related technical experience may be considered in lieu of education.
Desired Skill Sets:
Works independently and with limited supervision to generate FPGA designs based on detailed design requirements using primarily VHDL.
Design and verify margin, compliance, and fault robustness of high-speed serial interfaces such as 10 Mb /100Mb/1Gb Ethernet, SpaceWire and LVDS interfaces using simulation methods such as UVM, OVM, or a functional test bench (module and system level).
Capture requirements, create state diagrams, timing diagrams, and other design documentation as required by the design process.
Design robust Finite State Machines (FSMs) and interface logic.
Generate FPGA test vectors and simulation test benches, executing them in a verification environment such as ModelSim or QuestaSim.
Develop constraints for and synthesize FPGA designs using ISE, Libero, Libero SoC, and Vivado tool suites.
Capable of chip-level and board-level debug in the lab with a variety of test equipment with supervision as needed.
Communicates design detail, issues, and concerns effectively in verbal and written form.
We value enthusiasm and dedication toward developing highly integrated CubeSat and Blue Canyon Technologies FPGA design solutions and products.
Other responsibilities as assigned.
Years of Experience Required (if any): 7 or more.
Education Level Required: BS or higher.
EEO: All Qualified applicants will receive consideration for employment without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, or status as a protected veteran, EOE, including disability/vets.
If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution.
Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right.
Surveys & Data Sets
Sign up to receive alerts about other jobs that are on the Sr. FPGA Digital Design Engineer career path.
Click the checkbox next to the jobs that you are interested in.
Sign up to receive alerts about other jobs with skills like those required for the Sr. FPGA Digital Design Engineer.
Click the checkbox next to the jobs that you are interested in.