Senior Staff Engineer - Static Timing Analysis

Marvell Semiconductor, Inc.
Santa Clara, CA Full Time
POSTED ON 5/4/2024

About Marvell

Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

Built on decades of expertise and execution, Marvell's custom Processor/ASIC solution offers a differentiated approach with a best-in-class portfolio of data infrastructure intellectual property (IP) and a wide array of flexible business models. In this unique role, you'll have the opportunity to work on both the physical design and methodology for future designs of our next-generation, high-performance processor chips in a leading-edge CMOS process technology, targeted at server, 5G/6G, automotive, networking applications, and AI.

What You Can Expect

  • This position at Marvell involves spearheading enhancements and providing critical support for our sophisticated Place and Route Flow, seamlessly incorporating industry-standard EDA tools.

  • Your responsibilities encompass conducting in-depth timing analysis and closure on multiple complex and expert-level logic blocks, multi-hierarchy fullchip constraint and timing closure, and multi-hierarchy constraint development.

  • You will be at the forefront of developing and implementing intricate timing and logic ECOs.

  • Collaboration is key, and you will work closely with the RTL design team to drive modifications that effectively resolve congestion and timing issues.

  • Engaging with the global timing team, your role extends to debugging and resolving block-level timing issues observed at the partition level or full chip.

  • Moreover, your influence will extend to interactions with tool vendors, where you'll drive improvements and conduct evaluations of new tools and functions. Customer interaction and collaboration is a plus.

  • This role presents an exciting opportunity for seasoned engineers to contribute to cutting-edge projects in a collaborative and innovative environment at Marvell.

What We're Looking For

  • Bachelor's degree in Computer Science, Electrical Engineering or related fields and 5-10 years of related professional experience. OR Master's degree and/or PhD in Computer Science, Electrical Engineering or related fields with 3-5 years of experience.

  • Strong understanding of standard RTL to GDS flows and methodology

  • Strong knowledge of Primetime. Hyperscale is a plus.

  • Proficient in Synopsys Design Constraints (SDC) to create and debug constraints.

  • Proficient in writing timing ECOs for Cadence Innovus

  • Deep understanding on how clocking structures, IP complexities, DRVs, and Power and Signal Integrity affects timing

  • Understanding of DFT structures. Tessent a plus.

  • Worked on 3/5/7nm technologies.

  • Proficient in a scripting language (Python, Perl)

  • Work with a worldwide team to coordinate timing closure

  • Communicate clearly and efficiently through messaging app, emails, and meetings

  • Good communication skills and self-discipline contributing in a team environment

#LI-TM1

Expected Base Pay Range (USD)

121,840 - 182,500, $ per annum

The successful candidate's starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements

At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

This role is eligible for our hybrid work model in which you will be able to split time between working from home and on-site in a Marvell office.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at .

 

Salary.com Estimation for Senior Staff Engineer - Static Timing Analysis in Santa Clara, CA

$130,390 - $160,715

For Employer

Looking to price a job for your company?

Price This Job
If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

Sign up to receive alerts about other jobs that are on the Senior Staff Engineer - Static Timing Analysis career path.

Click the checkbox next to the jobs that you are interested in.

Income Estimation: 
$101,494 - $125,456
Income Estimation: 
$133,626 - $159,821
Income Estimation: 
$132,492 - $160,301
Income Estimation: 
$128,499 - $154,167
Income Estimation: 
$136,961 - $168,956
Income Estimation: 
$101,494 - $125,456
Income Estimation: 
$133,626 - $159,821
Income Estimation: 
$132,492 - $160,301
Income Estimation: 
$128,499 - $154,167
Income Estimation: 
$136,961 - $168,956
Income Estimation: 
$108,700 - $133,268
Income Estimation: 
$149,150 - $188,177
Income Estimation: 
$126,226 - $159,549
Income Estimation: 
$85,329 - $127,954
Income Estimation: 
$114,939 - $145,634

Sign up to receive alerts about other jobs with skills like those required for the Senior Staff Engineer - Static Timing Analysis.

Click the checkbox next to the jobs that you are interested in.

  • Business Requirement Gathering Skill

    • Income Estimation: $67,352 - $86,372
    • Income Estimation: $69,440 - $94,143
  • Data Mapping Skill

    • Income Estimation: $67,544 - $93,943
    • Income Estimation: $72,565 - $97,689
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Marvell Semiconductor, Inc.

Marvell Semiconductor, Inc.
Hired Organization Address Morrisville, NC Full Time
About Marvell Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connec...
Marvell Semiconductor, Inc.
Hired Organization Address Irvine, CA Full Time
About Marvell Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connec...
Marvell Semiconductor, Inc.
Hired Organization Address Santa Clara, CA Full Time
About Marvell Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connec...
Marvell Semiconductor, Inc.
Hired Organization Address Austin, TX Full Time
About Marvell Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connec...

Not the job you're looking for? Here are some other Senior Staff Engineer - Static Timing Analysis jobs in the Santa Clara, CA area that may be a better fit.

Senior Staff Engineer - Static Timing Analysis

31 MSI - (Marvell Semiconductor Inc.) US, Santa Clara, CA

Senior Static Timing Analysis (STA) Engineer

Chelsea Search Group, San Jose, CA