ASIC Engineer, Design Verification

Meta
Albany, NY Full Time
POSTED ON 1/18/2023 CLOSED ON 5/28/2023

What are the responsibilities and job description for the ASIC Engineer, Design Verification position at Meta?

Summary:

Meta is hiring ASIC Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications.As a Design Verification Engineer, you will be part of a dynamic team working with the best in the industry, focused on developing innovative ASIC solutions for Facebooks data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based test bench development to verification closure. Along with traditional simulation, you will be able to use other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.

Required Skills:

ASIC Engineer, Design Verification Responsibilities:

  1. Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-system/SoC level verification

  2. Develop functional tests based on verification test plan

  3. Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage

  4. Debug, root-cause and resolve functional failures in the design, partnering with the Design team

  5. Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality

  6. Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry

Minimum Qualifications:

Minimum Qualifications:

  1. Track record of 'first-pass success' in ASIC development cycles

  2. Hands-on experience in Verilog, SystemVerilog, C/C based verification and UVM methodology

  3. Experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies

  4. Experience in one or more of the following areas along with functional verification - SV Assertions, Formal, Emulation

  5. Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments

  6. Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle

  7. Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience

Preferred Qualifications:

Preferred Qualifications:

  1. Experience in development of UVM based verification environments from scratch

  2. Experience with Design verification of Data-center applications like Video, AI/ML and Networking designs

  3. Experience with revision control systems like Mercurial(Hg), Git or SVN

  4. Experience with verification of ARM/RISC-V based sub-systems or SoCs

  5. Experience with IP or integration verification of high-speed interfaces like PCIe, DDR, Ethernet

  6. Experience working across and building relationships with cross-functional design, model and emulation teams

Public Compensation:

$166,000/year to $237,000/year bonus equity benefits

Industry: Internet

Equal Opportunity: Facebook is proud to be an Equal Opportunity and Affirmative Action employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, or related medical conditions), sexual orientation, gender, gender identity, gender expression, transgender status, sexual stereotypes, age, status as a protected veteran, status as an individual with a disability, or other applicable legally protected characteristics. We also consider qualified applicants with criminal histories, consistent with applicable federal, state and local law. Facebook is committed to providing reasonable accommodations for candidates with disabilities in our recruiting process. If you need any assistance or accommodations due to a disability, please let us know at [ Email address blocked ] - Click here to apply to ASIC Engineer, Design Verification.

Recommended Skills

  • Artificial Intelligence
  • Build Tools
  • C (Programming Language)
  • Computer Engineering
  • Customer Relationship Management
  • Data Centers

Salary : $166,000 - $237,000

Development Design Engineer
Atlas Copco Comptec LLC -
Voorheesville, NY
Development Design Engineer
Atlas Copco -
Voorheesville, NY
Highway Design Engineer
Fisher Associates -
Albany, NY

For Employer
Looking for Real-time Job Posting Salary Data?
Keep a pulse on the job market with advanced job matching technology.
If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

Sign up to receive alerts about other jobs with skills like those required for the ASIC Engineer, Design Verification.

Click the checkbox next to the jobs that you are interested in.

  • Circuit Design Skill

    • Income Estimation: $191,534 - $237,929
    • Income Estimation: $196,193 - $249,718
  • Computer Simulation Skill

    • Income Estimation: $189,115 - $238,341
    • Income Estimation: $191,534 - $237,929
This job has expired.
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Meta

Meta
Hired Organization Address Redmond, WA Full Time
As a Data Science Manager at Meta, you will help shape the future of the experiences we build for billions of people and...
Meta
Hired Organization Address Redmond, WA Full Time
At Reality Labs Research, our goal is to explore, innovate, and design the next generation of virtual, augmented, and mi...
Meta
Hired Organization Address Seattle, WA Full Time
Meta is seeking a Research Engineer to join our Large Language Model (LLM) Research team. We conduct focused research an...
Meta
Hired Organization Address Redmond, WA Intern
The Applied Perception Science & Image Quality team is seeking interns for 2025. Meta Reality Labs is a world leader in ...

Not the job you're looking for? Here are some other ASIC Engineer, Design Verification jobs in the Albany, NY area that may be a better fit.

Building Structures Design Engineer

KCI Technologies Inc., Albany, NY

Mechanical Design Engineer

GPI / Greenman-Pedersen, Inc., Albany, NY