Cellular SOC Design Verification Engineer

Apple
Austin, TX Full Time
POSTED ON 11/21/2024
AVAILABLE BEFORE 1/21/2025

Summary

Posted:
Role Number:200547486
Do you have a passion for invention and self-challenge? This position allows you to be a part of one of the most innovative and key projects that Apple’s Silicon Engineering Group has embarked upon to date. As part of our team, you will have the opportunity to take the lead and contribute to verifying a set of sophisticated SOCs. This team will allow you to integrate multiple sophisticated IP-level DV environments, craft highly reusable outstanding UVM TB, implement effective coverage-driven and directed test cases, deploy new tools, and implement methodologies to improve the quality of tape-out readiness. By collaborating with other product development groups across Apple, you can push the industry boundaries of what cellular systems can do and improve the product experience for our customers across the world! You will be able to learn all aspects of a large-scale SOC, different types of SOC architecture, many high-speed layered protocols, the industry’s standard methodologies on low-power architecture, outstanding DV methodology, verification on accelerated platforms, knowledge of Cellular protocol, FW-HW interactions, complexities of multi-chip SOC debug architecture, etc. As a Design Verification Engineer on our team, you'll be at the center of the verification effort within our silicon design group responsible for crafting and productizing innovative Cellular SoCs! This position requires someone comfortable will all areas of SoC design verification engineering. Someone who thrives in a dynamic multi-functional organization, someone who is not afraid to debate ideas openly, and is flexible enough to shift inconstantly evolving requirements.

Description

Understand details of High-Efficiency SOC Architecture, standard SOC peripherals such as SPI, I2C, UART, Timer, DMA, memory management schemes, low power spec, multi-processor systems, DDR, PCIe, DDR, Memory Controller Sub Systems, USB, PLL, power up, Secured Boot schemes. Build coverage-driven verification plans from specifications, and review and refine them to achieve coverage targets. Create IP level module and sub-system verification plan, TB, portable test benches, sequences, and test infrastructure. Architect UVM-based highly reusable test benches and integrate sophisticated multi-instance VIPs, sub-system test benches, and test suites to SOC level, achieve targeted coverage, and work with design, architecture, SW, FW, and external IP delivery teams to efficiently integrate and verify overall SOC design. Work closely with DV methodology architects to improve verification flow.

Minimum Qualifications

Key Qualifications

  • Dedicated/hands-on ASIC DV experience.
  • Advanced knowledge of HVL methodology (UVM/OVM) with most recent experience in UVM.
  • Proven record of working full ASIC cycle from concept to tape-out to bring-up.
  • Experience taping out large SOC systems with embedded processor cores.
  • Hands-on verification experience of PCIe, Bus Fabric, NOC, AHB, AXI, based bus architecture in UVM environment.
  • In-depth knowledge and experience working with low-power design, UPF integration, boot-up, power cycling, and HW/FW interaction verification.
  • Should be a great teammate with excellent communication and problem-solving skills and the desire to seek diverse challenges.
  • BS and a minimum of 3 years of relevant industry experience is required.

Preferred Qualifications

Education & Experience

BS and a minimum of 3 years of relevant industry experience is required. MSEE or beyond is preferred.

Additional Requirements

  • Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.

For Employer
Looking for Real-time Job Posting Salary Data?
Keep a pulse on the job market with advanced job matching technology.
If your compensation planning software is too rigid to deploy winning incentive strategies, it’s time to find an adaptable solution. Compensation Planning
Enhance your organization's compensation strategy with salary data sets that HR and team managers can use to pay your staff right. Surveys & Data Sets

What is the career path for a Cellular SOC Design Verification Engineer?

Sign up to receive alerts about other jobs on the Cellular SOC Design Verification Engineer career path by checking the boxes next to the positions that interest you.
Income Estimation: 
$74,641 - $90,661
Income Estimation: 
$86,614 - $105,832
Income Estimation: 
$104,488 - $124,897
Income Estimation: 
$133,869 - $154,732
Income Estimation: 
$133,869 - $154,732
Income Estimation: 
$170,596 - $193,452
Income Estimation: 
$170,596 - $193,452
Income Estimation: 
$205,958 - $237,405
Income Estimation: 
$77,242 - $91,349
Income Estimation: 
$104,488 - $124,897

Sign up to receive alerts about other jobs with skills like those required for the Cellular SOC Design Verification Engineer.

Click the checkbox next to the jobs that you are interested in.

  • Chemical Engineering Skill

    • Income Estimation: $136,494 - $174,549
    • Income Estimation: $156,186 - $209,768
  • Chemical Process Engineering Skill

    • Income Estimation: $121,038 - $157,171
    • Income Estimation: $136,494 - $174,549
View Core, Job Family, and Industry Job Skills and Competency Data for more than 15,000 Job Titles Skills Library

Job openings at Apple

Apple
Hired Organization Address Fargo, ND Full Time
Summary Posted: Sep 3, 2024 Weekly Hours: 40 Role Number: 200539218 Imagine what you could do here. The people here at A...
Apple
Hired Organization Address West Jordan, UT Full Time
Summary Posted: Sep 3, 2024 Weekly Hours: 40 Role Number: 200539352 Imagine what you could do here. The people here at A...
Apple
Hired Organization Address Littleton, CO Full Time
Summary Posted: Sep 3, 2024 Weekly Hours: 40 Role Number: 200539353 Imagine what you could do here. The people here at A...
Apple
Hired Organization Address Beaverton, OR Full Time
Summary Posted: Oct 2, 2024 Role Number: 200571110 Imagine what you could do here. At Apple, new ideas have a way of bec...

Not the job you're looking for? Here are some other Cellular SOC Design Verification Engineer jobs in the Austin, TX area that may be a better fit.

SoC RTL Design Engineer

Apple, Austin, TX